This is the multi-page printable view of this section. Click here to print.
Component Design
1 - DF001A_FltInj_Design_PeerReviewChkList
Overview
Peer Review InstructionsTechnical Review Checklist
Template Change Log
Sheet 1: Peer Review Instructions
Instructions for Functional Design Package Peer Review | ||
PRE-MEETING | ||
Function Owner | Confirm that requirements are reviewed and approved PRIOR to the FDP peer review | |
Function Owner | Start with latest version of the template for any "first reviews" - Continue to use existing temmplate for re-reviews | |
Function Owner | Provide the functional design package (changed documents) to the invited attendees 1-2 working days in advance of review | |
Function Owner | Notify the assigned peer reviewer and make sure they are prepared to do their function in the meeting | |
Function Owner | Identify necessary attendance and invite to meeting | |
Function Owner | Complete the "Author" column information for sections 1 through 5 prior to the review | |
Function Owner | Complete the attendance invitation list in section 7 | |
Function Owner | For Re-reviews only: Complete the column "remarks by author" to identify actions taken to address items found in earlier reviews. | |
DURING MEETING | ||
Function Owner | Present document changes to the review team | |
Peer Reviewer | Capture attendance of the review | |
Peer Reviewer | Capture actions and issues in section 6. Identify issue summary, Document type, Reference (Requirement ID, section number, etc), Defect Type and indicate status as "OPEN" | |
POST MEETING | ||
Function Owner | Follow up on all "open" items. Update "Summary of Resolution" to indicate what was done or decided. | |
Function Owner | Schedule follow up review OR review open items with peer reviewer and obtain agreement to close | |
Peer Reviewer | Close change request in system and confirm all associated tasks are complete. Upload peer review checklist (this document) with any FDP updates |
Sheet 2: Technical Review Checklist
Sheet 3: Template Change Log
Rev | Change | Author |
01.00.05 | Added lesson learned #3.5 | MDK |
01.00.06 | Added lesson learned #3.6, 3.7 - Structure and writing of NVM in mfiles and models. | MDK |
02.00.00 | Combined ESG and Systems into one, compatible with Data_Management 2.13.0 of CreateDD and VerifyDD. | K. Derry |
02.01.00 | Added: Does FDD.DesignASIL match requirements? Added: Was webview model created without requirements highlighted? Removed: Redundant row in Data Dictionary section. Formatting: Column C now consistently center-justified. | K. Derry |
02.02.00 | Added: Are all data types represented by released Data_Management classes? Removed: Are all runnables defined? Rationale: Automated tools checking. Removed: Does the Component shortname match data dictionary FDD metadata? Removed: "Data store name must resolve to Simulink signal object" Edited: Model Advisor report should now be left unzipped. | K. Derry |
2 - DF001A_FltInj_ModelAdvisor
Model Advisor Report - DF001A_FltInj.slx | |
Simulink version: 8.2 | Model version: 1.401 |
System: DF001A_FltInj | Current run: 10-Jun-2016 21:30:25 |
Model Advisor configuration: ...NxtrModelAdvisorConfig.mat |
Run Summary
Pass | Fail | Warning | Not Run | Total |
| | | | 359 |
You should turn on the following optimization(s):
none . | |
Identify Inport blocks in the top-level of the model with missing or inherited sample times, data types, or port dimensions
Warning
The following Inport blocks have undefined or inherited sample times, data types or port dimensions
Inport | Link | Conditions |
1 | DF001A_FltInj/In1 | Missing port dimension Missing signal data type Missing port sample time |
2 | DF001A_FltInj/In2 | Missing port dimension Missing signal data type Missing port sample time |
3 | DF001A_FltInj/In3 | Missing port dimension Missing signal data type Missing port sample time |
4 | DF001A_FltInj/In4 | Missing port dimension Missing signal data type Missing port sample time |
5 | DF001A_FltInj/In5 | Missing port dimension Missing signal data type Missing port sample time |
6 | DF001A_FltInj/In6 | Missing port dimension Missing signal data type Missing port sample time |
7 | DF001A_FltInj/trigger1 | Missing port dimension Missing signal data type Missing port sample time |
8 | DF001A_FltInj/trigger2 | Missing port dimension Missing signal data type Missing port sample time |
9 | DF001A_FltInj/trigger3 | Missing port dimension Missing signal data type Missing port sample time |
10 | DF001A_FltInj/trigger4 | Missing port dimension Missing signal data type Missing port sample time |
11 | DF001A_FltInj/trigger5 | Missing port dimension Missing signal data type Missing port sample time |
12 | DF001A_FltInj/In7 | Missing port dimension Missing signal data type Missing port sample time |
13 | DF001A_FltInj/In8 | Missing port dimension Missing signal data type Missing port sample time |
14 | DF001A_FltInj/In9 | Missing port dimension Missing signal data type Missing port sample time |
15 | DF001A_FltInj/In10 | Missing port dimension Missing signal data type Missing port sample time |
16 | DF001A_FltInj/In11 | Missing port dimension Missing signal data type Missing port sample time |
17 | DF001A_FltInj/In12 | Missing port dimension Missing signal data type Missing port sample time |
18 | DF001A_FltInj/In13 | Missing port dimension Missing signal data type Missing port sample time |
19 | DF001A_FltInj/In14 | Missing port dimension Missing signal data type Missing port sample time |
20 | DF001A_FltInj/In15 | Missing port dimension Missing signal data type Missing port sample time |
Recommended Action
Explicitly define all missing Inport block properties identified in the results
- Missing port dimension: Model contains Inport blocks with inherited port dimension (-1). Specify port dimension for the listed Inport blocks.
- Missing signal data type: Model contains Inport blocks with inherited data type. Specify a data type for the listed Inport blocks.
- Missing port sample time: Model contains Inport blocks with inherited sample time (-1). Specify sample time information for the listed Inport blocks. Note: The sample time of root Inports with bus type must match the sample times specified at the leaf elements of the bus object.
Identify blocks not supported by code generation or not recommended for C/C++ production code deployment.
Warning
The following blocks are not supported or not recommended for C/C++ production code deployment:
Block | Block Type | Code generation support | Recommendation for C/C++ production code deployment |
DF001A_FltInj/Clock | Clock | Yes | No |
Recommended Action
Although Embedded Coder supports these blocks, they are not recommended for C/C++ production code deployment.
Check Simulink blocks and Stateflow objects that do not link to a requirements document
Warning
The following blocks do not link to a requirement document:
- DF001A_FltInj/In1
- DF001A_FltInj/In2
- DF001A_FltInj/In3
- DF001A_FltInj/In4
- DF001A_FltInj/In5
- DF001A_FltInj/In6
- DF001A_FltInj/trigger1
- DF001A_FltInj/trigger2
- DF001A_FltInj/trigger3
- DF001A_FltInj/trigger4
- DF001A_FltInj/trigger5
- DF001A_FltInj/In7
- DF001A_FltInj/In8
- DF001A_FltInj/In9
- DF001A_FltInj/In10
- DF001A_FltInj/In11
- DF001A_FltInj/In12
- DF001A_FltInj/In13
- DF001A_FltInj/In14
- DF001A_FltInj/In15
- DF001A_FltInj/Bus Creator
- DF001A_FltInj/Clock
- DF001A_FltInj/CopyRight2
- DF001A_FltInj/Data Store Write
- DF001A_FltInj/Enabled Subsystem
- DF001A_FltInj/Enabled Subsystem/Enable
- DF001A_FltInj/Enabled Subsystem/Function-Call
- DF001A_FltInj/Enabled Subsystem/Out1
- DF001A_FltInj/Enabled Subsystem1
- DF001A_FltInj/Enabled Subsystem1/Enable
- DF001A_FltInj/Enabled Subsystem1/Function-Call
- DF001A_FltInj/Enabled Subsystem1/Out1
- DF001A_FltInj/Enabled Subsystem2
- DF001A_FltInj/Enabled Subsystem2/Enable
- DF001A_FltInj/Enabled Subsystem2/Function-Call
- DF001A_FltInj/Enabled Subsystem2/Out1
- DF001A_FltInj/Enabled Subsystem3
- DF001A_FltInj/Enabled Subsystem3/Enable
- DF001A_FltInj/Enabled Subsystem3/Function-Call
- DF001A_FltInj/Enabled Subsystem3/Out1
- DF001A_FltInj/Enabled Subsystem4
- DF001A_FltInj/Enabled Subsystem4/Enable
- DF001A_FltInj/Enabled Subsystem4/Function-Call
- DF001A_FltInj/Enabled Subsystem4/Out1
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj/call_UpdUsrPrm
- DF001A_FltInj/FltInj/call_FltInjPer1
- DF001A_FltInj/FltInj/call_FltInj_f32
- DF001A_FltInj/FltInj/call_FltInj_u08
- DF001A_FltInj/FltInj/call_FltInj_u0p16
- DF001A_FltInj/FltInj/call_FltInj_logl
- DF001A_FltInj/FltInj/FltInjUsrPrm_ArgIn
- DF001A_FltInj/FltInj/LocnKey_ArgIn
- DF001A_FltInj/FltInj/HwVel
- DF001A_FltInj/FltInj/SigPah_ArgIn1
- DF001A_FltInj/FltInj/SigPah_ArgIn2
- DF001A_FltInj/FltInj/SigPah_ArgIn3
- DF001A_FltInj/FltInj/SigPah_ArgIn4
- DF001A_FltInj/FltInj/CopyRight2
- DF001A_FltInj/FltInj/Display1
- DF001A_FltInj/FltInj/FltInjPer1
- DF001A_FltInj/FltInj/FltInjPer1/HwVel
- DF001A_FltInj/FltInj/FltInjPer1/function
- DF001A_FltInj/FltInj/FltInjPer1/CopyRight2
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/HwVel
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/HwVel
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/CopyRight2
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/Ground1
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/Ground2
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/Terminator
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/FltInjPahGain
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/FltInjPahOffs
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/FltInjPahGain
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/FltInjPahOffs
- DF001A_FltInj/FltInj/FltInjPer1/FltInjPahGain
- DF001A_FltInj/FltInj/FltInjPer1/FltInjPahOffs
- DF001A_FltInj/FltInj/FltInj_f32
- DF001A_FltInj/FltInj/FltInj_f32/LocnKey_ArgIn
- DF001A_FltInj/FltInj/FltInj_f32/SigPah_ArgIn
- DF001A_FltInj/FltInj/FltInj_f32/FltInjPahGain
- DF001A_FltInj/FltInj/FltInj_f32/FltInjPahOffs
- DF001A_FltInj/FltInj/FltInj_f32/function
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/PahGain
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/PahOffs
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/SigPah_ArgIn
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/LocnKey_ArgIn
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/PahGain
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/PahOffs
- ..../FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/SigPah_ArgIn
- ..../FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/LocnKey_ArgIn
- ..../FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/CopyRight2
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/Ground
- ..../FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/Terminator
- ..../FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/Terminator1
- ..../FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/Terminator3
- ..../FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/Terminator4
- ..../FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_f32/CopyRight2
- DF001A_FltInj/FltInj/FltInj_f32/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_logl
- DF001A_FltInj/FltInj/FltInj_logl/LocnKey_ArgIn
- DF001A_FltInj/FltInj/FltInj_logl/SigPah_ArgIn
- DF001A_FltInj/FltInj/FltInj_logl/function
- DF001A_FltInj/FltInj/FltInj_logl/CopyRight2
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/LocnKey_ArgIn
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/SigPah_ArgIn
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild
- ..../FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild/LocnKey_ArgIn
- ..../FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild/SigPah_ArgIn
- ..../FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild/CopyRight2
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild/Ground
- ..../FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild/Terminator
- ..../FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild/Terminator1
- ..../FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_logl/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_u08
- DF001A_FltInj/FltInj/FltInj_u08/FltInjPahGain
- DF001A_FltInj/FltInj/FltInj_u08/FltInjPahOffs
- DF001A_FltInj/FltInj/FltInj_u08/LocnKey_ArgIn
- DF001A_FltInj/FltInj/FltInj_u08/SigPah_ArgIn
- DF001A_FltInj/FltInj/FltInj_u08/function
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/PahGain
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/PahOffs
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/SigPah_ArgIn
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/LocnKey_ArgIn
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/PahGain
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/PahOffs
- ..../FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/SigPah_ArgIn
- ..../FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/LocnKey_ArgIn
- ..../FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/CopyRight2
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/Ground
- ..../FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/Terminator
- ..../FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/Terminator1
- ..../FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/Terminator3
- ..../FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/Terminator4
- ..../FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_u08/CopyRight2
- DF001A_FltInj/FltInj/FltInj_u08/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_u0p16
- DF001A_FltInj/FltInj/FltInj_u0p16/FltInjPahGain
- DF001A_FltInj/FltInj/FltInj_u0p16/FltInjPahOffs
- DF001A_FltInj/FltInj/FltInj_u0p16/LocnKey_ArgIn
- DF001A_FltInj/FltInj/FltInj_u0p16/SigPah_ArgIn
- DF001A_FltInj/FltInj/FltInj_u0p16/function
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/PahGain
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/PahOffs
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/SigPah_ArgIn
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/LocnKey_ArgIn
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/PahGain
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/PahOffs
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/SigPah_ArgIn
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/LocnKey_ArgIn
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/CopyRight2
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/Ground
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/Terminator
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/Terminator1
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/Terminator3
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/Terminator4
- ..../FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/SigPah_ArgOut
- DF001A_FltInj/FltInj/FltInj_u0p16/CopyRight2
- DF001A_FltInj/FltInj/FltInj_u0p16/SigPah_ArgOut
- DF001A_FltInj/FltInj/From
- DF001A_FltInj/FltInj/From1
- DF001A_FltInj/FltInj/From2
- DF001A_FltInj/FltInj/From3
- DF001A_FltInj/FltInj/Goto
- DF001A_FltInj/FltInj/Goto1
- DF001A_FltInj/FltInj/Pim1
- DF001A_FltInj/FltInj/Pim2
- DF001A_FltInj/FltInj/Pim3
- DF001A_FltInj/FltInj/UpdUsrPrm
- DF001A_FltInj/FltInj/UpdUsrPrm/FltInjUsrPrm_ArgIn
- DF001A_FltInj/FltInj/UpdUsrPrm/function
- DF001A_FltInj/FltInj/UpdUsrPrm/CopyRight2
- DF001A_FltInj/FltInj/UpdUsrPrm/Data Store Write
- DF001A_FltInj/FltInj/SigPah_ArgOut1
- DF001A_FltInj/FltInj/SigPah_ArgOut4
- DF001A_FltInj/FltInj/SigPah_ArgOut2
- DF001A_FltInj/FltInj/SigPah_ArgOut3
- DF001A_FltInj/Function-Call
- DF001A_FltInj/SimnTi
- DF001A_FltInj/Out1
- DF001A_FltInj/Out2
- DF001A_FltInj/Out3
- DF001A_FltInj/Out4
Recommended Action
For each object in the list, in the Model Editor, right-click the block, select Requirements, and specify a requirement.
Identify subsystem names that use characters that are not correct in C code.
See Also
The following subsystem names contain incorrect characters:
Error | Subsystem block |
Name contains incorrect characters. | DF001A_FltInj/Enabled Subsystem |
Name contains incorrect characters. | DF001A_FltInj/Enabled Subsystem1 |
Name contains incorrect characters. | DF001A_FltInj/Enabled Subsystem2 |
Name contains incorrect characters. | DF001A_FltInj/Enabled Subsystem3 |
Name contains incorrect characters. | DF001A_FltInj/Enabled Subsystem4 |
Recommended Action
Rename the subsystem blocks using correct characters.
Identify block names that use characters that are not correct in C code.
See Also
The following block names use characters that are not correct for C code:
Error type | Block |
Name contains incorrect characters. | ..../Enabled Subsystem/Function-Call |
Name contains incorrect characters. | ..../Enabled Subsystem1/Function-Call |
Name contains incorrect characters. | ..../Enabled Subsystem2/Function-Call |
Name contains incorrect characters. | ..../Enabled Subsystem3/Function-Call |
Name contains incorrect characters. | ..../Enabled Subsystem4/Function-Call |
Recommended Action
Rename the block using correct characters.
Identify levels in the model that include basic blocks and subsystems. Each level of a model must be designed with blocks of the same level (for example, only subsystems or only basic blocks).
See Also
The following level(s) in the model include basic blocks and subsystems:
Recommended Action
If possible, replace blocks at the identified level of the model hierarchy with basic blocks. Move nonvirtual blocks into the identified subsystem.
Identify nonstandard display attributes in Simulink diagrams.
See Also
Check format settings
Identify incorrect model-level format options.
Warning
The following format display options are incorrect.
Display Attribute | Recommended Value | Actual Value |
Display > Signals & Ports > Wide Nonscalar Lines | on | off |
Status bar is not visible. | on | off |
View > Model Browser Options > Model Browser | off | on |
Display > Library Links > All | none | disabled |
Recommended Action
Set the format options to the recommended value.
_________________________________________________________________________________________
Check block colors
Identify blocks using nonstandard colors.
Warning
The following blocks use nonstandard colors:
- DF001A_FltInj/FltInj/From
- DF001A_FltInj/FltInj/From1
- DF001A_FltInj/FltInj/From2
- DF001A_FltInj/FltInj/From3
- DF001A_FltInj/FltInj/Goto
- DF001A_FltInj/FltInj/Goto1
Set the block foreground color to black and the background color to white.
_________________________________________________________________________________________
Check canvas colors
Identify canvases that are not white.
Passed
All diagrams use a white canvas.
_________________________________________________________________________________________
Check diagram zoom
Identify diagrams that do not have zoom factor set to 100 %.
Warning
The following diagrams do not have zoom factor set to 100 percent:
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj/FltInjPer1
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic
- DF001A_FltInj/FltInj/FltInj_f32
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u08
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild
- DF001A_FltInj/FltInj/UpdUsrPrm
- DF001A_FltInj
Recommended Action
For each listed diagram, select View > Zoom > Normal View (100%).
Identify whether to display block names.
See Also
Check for blocks with hidden names and obvious function
Identify block names that are displayed but can be hidden due to obvious behavior.
Warning
The following block names can be hidden:
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/Ground1
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/Ground2
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/Terminator
Hide the block name by deselecting (Diagram > Format > Show Block Name).
_________________________________________________________________________________________
Check for non-descriptive displayed block names
Identify block names that are displayed but should be hidden due to a lack of a descriptive name.
Warning
The following blocks have a name displayed, however, the name is not descriptive:
Modify the block name to provide descriptive information, or hide the block name by deselecting (Diagram > Format > Show Block Name).
_________________________________________________________________________________________
Check for missing block names
Identify block names that are hidden but should be displayed to show a descriptive name.
Warning
The following blocks have descriptive names, however, the names are hidden:
- DF001A_FltInj/Enabled Subsystem
- DF001A_FltInj/Enabled Subsystem1
- DF001A_FltInj/Enabled Subsystem2
- DF001A_FltInj/Enabled Subsystem3
- DF001A_FltInj/Enabled Subsystem4
Modify the blocks to show the block name (Diagram > Format > Show Block Name).
Identify blocks that require labeled signals. A subset of source and destination blocks require labeled signals.
See Also
Check source block labels
The following source blocks require labeled signals; Inport, From, Data Store Read, Constant, Bus Selector, Demux, Selector. If the signal name is visible on the block, this rule is considered met.
Warning
The following signals have no label:
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj/FltInjPer1
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_f32
- DF001A_FltInj/FltInj/FltInj_f32
- DF001A_FltInj/FltInj/FltInj_f32
- DF001A_FltInj/FltInj/FltInj_f32
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_logl
- DF001A_FltInj/FltInj/FltInj_logl
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u08
- DF001A_FltInj/FltInj/FltInj_u08
- DF001A_FltInj/FltInj/FltInj_u08
- DF001A_FltInj/FltInj/FltInj_u08
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u0p16
- DF001A_FltInj/FltInj/FltInj_u0p16
- DF001A_FltInj/FltInj/FltInj_u0p16
- DF001A_FltInj/FltInj/FltInj_u0p16
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild
- DF001A_FltInj/FltInj/UpdUsrPrm
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj/FltInjPer1
- DF001A_FltInj/FltInj/FltInjPer1
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj/FltInj_f32
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj/FltInj_logl
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj/FltInj_u08
- DF001A_FltInj/FltInj
- DF001A_FltInj/FltInj/FltInj_u0p16
Recommended Action
Add a new or propagated label to the signal line.
_________________________________________________________________________________________
Check destination block labels
The following destination blocks require labeled signals; Outport, Goto, Data Store Write, Bus Creator, Mux, Subsystem, Chart. If the signal name is visible on the source block, this rule is considered met.
Warning
The following signals have no label:
- DF001A_FltInj/Enabled_Subsystem/Out1/
- DF001A_FltInj/Enabled_Subsystem1/Out1/
- DF001A_FltInj/Enabled_Subsystem2/Out1/
- DF001A_FltInj/Enabled_Subsystem3/Out1/
- DF001A_FltInj/Enabled_Subsystem4/Out1/
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/FltInjPahGain/
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/ProductionBuild/FltInjPahOffs/
- DF001A_FltInj/FltInj/FltInjPer1/FltInjPahGain/
- DF001A_FltInj/FltInj/FltInjPer1/FltInjPahOffs/
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/ProductionBuild/SigPah_ArgOut/
- DF001A_FltInj/FltInj/FltInj_f32/SigPah_ArgOut/
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/ProductionBuild/SigPah_ArgOut/
- DF001A_FltInj/FltInj/FltInj_logl/SigPah_ArgOut/
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/ProductionBuild/SigPah_ArgOut/
- DF001A_FltInj/FltInj/FltInj_u08/SigPah_ArgOut/
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/ProductionBuild/SigPah_ArgOut/
- DF001A_FltInj/FltInj/FltInj_u0p16/SigPah_ArgOut/
- DF001A_FltInj/FltInj/SigPah_ArgOut1/
- DF001A_FltInj/FltInj/SigPah_ArgOut4/
- DF001A_FltInj/FltInj/SigPah_ArgOut2/
- DF001A_FltInj/FltInj/SigPah_ArgOut3/
- DF001A_FltInj/Out1/
- DF001A_FltInj/Out2/
- DF001A_FltInj/Out3/
- DF001A_FltInj/Out4/
- DF001A_FltInj/FltInj/Goto/
- DF001A_FltInj/FltInj/Goto1/
- DF001A_FltInj/Data Store_Write/
- DF001A_FltInj/FltInj/UpdUsrPrm/Data Store_Write/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/
- DF001A_FltInj/FltInj/FltInjPer1/
- DF001A_FltInj/FltInj/FltInjPer1/Per1 Logic/
- DF001A_FltInj/FltInj/FltInj_f32/
- DF001A_FltInj/FltInj/FltInj_f32/
- DF001A_FltInj/FltInj/FltInj_f32/
- DF001A_FltInj/FltInj/FltInj_f32/
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/
- DF001A_FltInj/FltInj/FltInj_f32/ FltInj_f32 Logic/
- DF001A_FltInj/FltInj/FltInj_logl/
- DF001A_FltInj/FltInj/FltInj_logl/
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/
- DF001A_FltInj/FltInj/FltInj_logl/FltInj_lgc Logic/
- DF001A_FltInj/FltInj/FltInj_u08/
- DF001A_FltInj/FltInj/FltInj_u08/
- DF001A_FltInj/FltInj/FltInj_u08/
- DF001A_FltInj/FltInj/FltInj_u08/
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/
- DF001A_FltInj/FltInj/FltInj_u08/ FltInj_u08 Logic/
- DF001A_FltInj/FltInj/FltInj_u0p16/
- DF001A_FltInj/FltInj/FltInj_u0p16/
- DF001A_FltInj/FltInj/FltInj_u0p16/
- DF001A_FltInj/FltInj/FltInj_u0p16/
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/
- DF001A_FltInj/FltInj/FltInj_u0p16/ FltInj_u0p16 Logic/
- DF001A_FltInj/FltInj/UpdUsrPrm/
Recommended Action
Add a new or propagated label to the signal line.
Identify blocks that are not allowed in discrete controllers. Prohibited blocks include all continuous blocks and some source and sink blocks.
See Also
- MathWorks Automotive Advisory Board Guideline: jm_0001
- Check for blocks not recommended for C/C++ production code deployment
All blocks in the model are allowed in discrete controllers.
Identify blocks not supported by code generation or not recommended for C/C++ production code deployment.
Warning
The following blocks are not supported or not recommended for C/C++ production code deployment:
Block | Block Type | Code generation support | Recommendation for C/C++ production code deployment |
DF001A_FltInj/Clock | Clock | Yes | No |
Recommended Action
Although Embedded Coder supports these blocks, they are not recommended for C/C++ production code deployment.
- Detect read before write is not enabled for the following Data Store Memory blocks. Consider globally enabling this on the Data Validity page of the Configuration Parameters dialog box or enabling this on all of the following blocks:
- Detect write after read is not enabled for the following Data Store Memory blocks. Consider globally enabling this on the Data Validity page of the Configuration Parameters dialog box or enabling this on all of the following blocks:
- Detect write after write is not enabled for the following Data Store Memory blocks. Consider globally enabling this on the Data Validity page of the Configuration Parameters dialog box or enabling this on all of the following blocks:
Note: These runtime diagnostics may slow down simulation considerably. You should set them back to Disable all
once you have verified that they do not cause any warnings or errors during simulation.