1 - SF105A_MotCurrRegVltgLimr_Design_PeerReviewChkList

Nexteer_Template_V1.0

Overview

Peer Review Instructions
Technical Review Checklist
Template Change Log


Sheet 1: Peer Review Instructions

Instructions for Functional Design Package Peer Review




PRE-MEETING


Function OwnerConfirm that requirements are reviewed and approved PRIOR to the FDP peer review

Function OwnerStart with latest version of the template for any "first reviews" - Continue to use existing temmplate for re-reviews

Function OwnerProvide the functional design package (changed documents) to the invited attendees 1-2 working days in advance of review

Function OwnerNotify the assigned peer reviewer and make sure they are prepared to do their function in the meeting

Function OwnerIdentify necessary attendance and invite to meeting

Function OwnerComplete the "Author" column information for sections 1 through 5 prior to the review

Function OwnerComplete the attendance invitation list in section 7

Function OwnerFor Re-reviews only: Complete the column "remarks by author" to identify actions taken to address items found in earlier reviews.



DURING MEETING


Function OwnerPresent document changes to the review team

Peer ReviewerCapture attendance of the review

Peer ReviewerCapture actions and issues in section 6. Identify issue summary, Document type, Reference (Requirement ID, section number, etc), Defect Type and indicate status as "OPEN"



POST MEETING


Function OwnerFollow up on all "open" items. Update "Summary of Resolution" to indicate what was done or decided.

Function OwnerSchedule follow up review OR review open items with peer reviewer and obtain agreement to close

Peer ReviewerClose change request in system and confirm all associated tasks are complete. Upload peer review checklist (this document) with any FDP updates

Sheet 2: Technical Review Checklist

Technical Review Checklist - Template Version 02.02.00







Product NameElectric Power SteeringElectrical Arch.4Review ScopeDefect TypeNumbers




YesClosedFR
Function IDSF105A_MotCurrRegVltgLimr

Addressing CR EA4#7547 : Update Design for switching to feedforward control operation during application faulted condition where single ECU is operational. Add feature for dynamic delay compensation using synchronous frame current prediction observer.Requirement0




NoRejectedFDD
Long NameMotor Current Regulator and Voltage Limiter

Interface0




NAOpenModel
Version that you started from. NOT the version you hope to release. If this will be v1.0.0, enter NA. Starting Baseline1.8EffortDesign6






FMEA
AuthorVARSHA GOVINDUReview Effort(Hrs.)1.00Standards3






*.m File


Corr+Verf effort(Hrs.)
Documentation0






Cal Process


Total Effort (Hrs.)1.00Others3













Total12







Checklist No.Description of CheckAuthor: This column is for Self review. Author shall fill Yes/No/NA against each point in checklist. AuthorAuthor: This column is for reviewer. Reviewer shall fill Yes/No/NA against each point in checklist. ReviewerAuthor: Detailed Description of the finding shall be provided by the reviewer. Description of finding by reviewerAuthor: Defect type to be selected. Defect TypeAuthor: What action is taken to fix the comment & other remarks need to be filled by author. Remarks By AuthorAuthor: Data in this column shall be filled by reviewer after checking whether the rework is completed. Status







1Section 1: Data Dictionary














Is Filename of Data Dictionary in correct format?YesYes












Is the FDD.Version property correctly updated?YesYes












Is the Data Dictionary Verification report error free?YesNo












Does FDD Long Name, Short Name, and Description match requirements?YesYes












Are all runnables defined?YesYes












Do runnables have the correct time step?YesYes












Do server runnables correctly define arguments?NANA












Are all clients defined?NANA












Do client definitions match the corresponding server runnable?NANA












Does name and metadata of every signal match its corresponding interface signal?Yes
This has to be verified by Resolver
VerifiedClosed








Do output signal ranges match requirements (check DOOR min/max attributes too)?Yes
This has to be verified by Resolver
VerifiedClosed








Are calibration tables named correctly (e.g. AssiX and AssiY)?Yes
This has to be verified by Resolver
VerifiedClosed








Are all data types represented by released Data_Management classes?YesYes












Do all calibrations have correct values for all metadata?Yes
This has to be verified by Resolver
VerifiedClosed








Is NVM defined in the appropriate number of blocks?NANA












Are constants defined with proper scope (local vs global)?YesYes












Are all dependent constants and calibrations included in one file?YesYes












Does FDD.DesignASIL match requirements?YesYes



























2Section 2: ModelAuthor: This column is for Self review. Author shall fill Yes/No/NA against each point in checklist. AuthorAuthor: This column is for reviewer. Reviewer shall fill Yes/No/NA against each point in checklist. ReviewerAuthor: Detailed Description of the finding shall be provided by the reviewer. Description of finding by reviewerAuthor: Defect type to be selected. Defect TypeAuthor: What action is taken to fix the comment & other remarks need to be filled by author. Remarks By AuthorAuthor: Data in this column shall be filled by reviewer after checking whether the rework is completed. Status








Is filename of model in correct format?YesYes












Is Top level of model annotated with Requirements Baseline?YesYes












Is the Top level of the model annotated with Tool Dependencies?YesYes












Is Top level of model annotated with Change Log or History?YesYes












Is the 2nd level of model free from subsystems that are not Function-Call Subsystems?YesYes












Is the 2nd level of model free from arithmetic and logic operations?YesYes












Are the Runnable trigger signals named as "call_<Runnable>"?YesYes












Does 2nd level of model have a properly updated annotation with name, description, and intended baseline number?YesYesAdd description informationOthersAddedClosed








Are all data flow layers free of Function-Call Subsystems and Memory Store blocks?YesYes












Does the Model have the confidentiality and copyright information inside all its Subsystems?YesNoConfidentiality & Copyright information missing in 'MotCurr_Pred" subsystem.DesignFixed.Closed








Are all the Memory Store blocks for PIM and Display Variables located on the 2nd level of model?YesYes












Is each diagnostic (NTC) capable of being set to "PASS"?NANA












Does non-zero intialization of PIM occur in the function's Init runnable?YesYes












Does design properly include Set Ram Block Status when NVM RAM values change?NANA












Does model include appropriate logic for dealing with missing or corrupted NVM data?NANA












Does model execute without errors/warnings after loading NxtrMBDConfig configuration set?YesNoAll kinds of warnings should be analyzed and fixedDesignFixed.
























3Section 3: Requirements LinkingAuthor: This column is for Self review. Author shall fill Yes/No/NA against each point in checklist. AuthorAuthor: This column is for reviewer. Reviewer shall fill Yes/No/NA against each point in checklist. ReviewerAuthor: Detailed Description of the finding shall be provided by the reviewer. Description of finding by reviewerAuthor: Defect type to be selected. Defect TypeAuthor: What action is taken to fix the comment & other remarks need to be filled by author. Remarks By AuthorAuthor: Data in this column shall be filled by reviewer after checking whether the rework is completed. Status








Are all requirements links of the format <FDDNumber>_<ObjectID>?YesYes












Does requirements HTML report reference only the DOORS module of this component for all links in the design?YesYes












Are linked blocks linked to the correct requirements(s)? (watch for problems due to copy/pasted blocks)YesYes












Is the list of unlinked blocks acceptable?YesYes



























4Section 4: Model AdvisorAuthor: This column is for Self review. Author shall fill Yes/No/NA against each point in checklist. AuthorAuthor: This column is for reviewer. Reviewer shall fill Yes/No/NA against each point in checklist. ReviewerAuthor: Detailed Description of the finding shall be provided by the reviewer. Description of finding by reviewerAuthor: Defect type to be selected. Defect TypeAuthor: What action is taken to fix the comment & other remarks need to be filled by author. Remarks By AuthorAuthor: Data in this column shall be filled by reviewer after checking whether the rework is completed. Status








Was Model Advisor run with the correct configuration settings?YesYes












Is the Model Advisor rerport free from "Fails".YesYes












Are Model Advisor report "Warnings" acceptable?YesYes



























5Section 5: Delivery PackageAuthor: This column is for Self review. Author shall fill Yes/No/NA against each point in checklist. AuthorAuthor: This column is for reviewer. Reviewer shall fill Yes/No/NA against each point in checklist. ReviewerAuthor: Detailed Description of the finding shall be provided by the reviewer. Description of finding by reviewerAuthor: Defect type to be selected. Defect TypeAuthor: What action is taken to fix the comment & other remarks need to be filled by author. Remarks By AuthorAuthor: Data in this column shall be filled by reviewer after checking whether the rework is completed. Status








Does Design folder contain only the model, data dictionary, and (optionally) a simulation setup script?YesYes












Does Doc folder contain a zipped HTML webview model?YesYesWebview model is not accessible, it is a blank html page.StandardsNew WebView model is attachedClosed








Was webview model created without requirements highlighted?YesYesSince the webview model is not accessible it is not possible to verify.OthersFixedClosed








Does Reports folder contain only the data dictionary verification report, Model Advisor report, and zipped requirements traceability report?YesNoRequirements traceability report is missing.StandardsFixedClosed























4Section 6: Other Issus/Actions IdentifiedDocumentReferenceSummary of resolutionAuthor: Defect type to be selected. Defect TypeAuthor: What action is taken to fix the comment & other remarks need to be filled by author. Remarks By AuthorAuthor: Data in this column shall be filled by reviewer after checking whether the rework is completed. Status







4.1Good to document the changes done in the design so that its easier to understand the review scope.


OthersFixedClosed







4.2Wrong Baseline information was mentioned in the checklist


StandardsFixedClosed







4.3Need to highlight Initialization function as it has new blocks


DesignFixedClosed







4.4None of the blocks on the top level of the model should be linked to requirements.


DesignFixedClosed







4.5Two Output signals are missing from Data Dictionary and two new PIMs were added to the DD, but were not mentioned in the change log.Model

DesignFixedClosed







4.6Wrong baseline model was used for FDD development.Model

DesignFixedClosed







4.7














4.8














4.9














4.10














4.11














4.12














4.13














4.14














4.15














4.16














4.17














4.18














4.19














4.20














4.21














4.22














4.23














4.24














4.25














5Section 7: APPROVALS













RoleFirst ReviewDateAttendanceApproval?










Function Owner*<Owner Name>9/29/2016












Peer Reviewer*SivaYesNo










SafetyMark NormanYes











Software<Name - if invited>












ESG / SystemsVarshaYes











EPDT / CSE<Name - if invited>












Hardware<Name - if invited>












Test<Name - if invited>












RoleSecond Review (if required)DateAttendanceApproval?










Function Owner*<Owner Name>9/30/2016












Peer Reviewer*SivaYesNo










Safety<Name - if invited>












Software<Name - if invited>












ESG / SystemsVarshaYes











EPDT / CSE<Name - if invited>












Hardware<Name - if invited>












Test<Name - if invited>












RoleThird Review (if required)DateAttendanceApproval?










Function Owner*<Owner Name>9/30/2016












Peer Reviewer*SivaYesYes










Safety<Name - if invited>












Software<Name - if invited>












ESG / SystemsVarshaYes











EPDT / CSE<Name - if invited>












Hardware<Name - if invited>












Test<Name - if invited>












RoleFourth Review (if required)DateAttendanceApproval?










Function Owner*<Owner Name>













Peer Reviewer*<Name>












Safety<Name - if invited>












Software<Name - if invited>












ESG / Systems<Name - if invited>












EPDT / CSE<Name - if invited>












Hardware<Name - if invited>












Test<Name - if invited>












RoleAdd more if necessaryDateAttendanceApproval?










































P.S.:Yes indicates adherence














No indicates non-adherence, reviewer shall provide suitable comments at the end of this document for each point.














NA indicates not applicable














Sheet 3: Template Change Log

RevChangeAuthor
01.00.05Added lesson learned #3.5MDK
01.00.06Added lesson learned #3.6, 3.7 - Structure and writing of NVM in mfiles and models.MDK
02.00.00Combined ESG and Systems into one, compatible with Data_Management 2.13.0 of CreateDD and VerifyDD.K. Derry
02.01.00Added: Does FDD.DesignASIL match requirements?
Added: Was webview model created without requirements highlighted?
Removed: Redundant row in Data Dictionary section.
Formatting: Column C now consistently center-justified.
K. Derry
02.02.00Added: Are all data types represented by released Data_Management classes?
Removed: Are all runnables defined? Rationale: Automated tools checking.
Removed: Does the Component shortname match data dictionary FDD metadata?
Removed: "Data store name must resolve to Simulink signal object"
Edited: Model Advisor report should now be left unzipped.
K. Derry











































































2 - SF105A_MotCurrRegVltgLimr_ModelAdvisor_Report

Model Advisor Report for 'SF105A_MotCurrRegVltgLimr'
Model Advisor Report - SF105A_MotCurrRegVltgLimr.slx
Simulink version: 8.2Model version: 1.451
System: SF105A_MotCurrRegVltgLimrCurrent run: 04-Nov-2016 14:13:39
 Model Advisor configuration: ...NxtrModelAdvisorConfig.mat

Run Summary
PassFailWarningNot RunTotal
   52   0   15   292359


Model Advisor

    By Product

        Simulink

        Simulink Coder


        Embedded Coder


        Simscape


        Simulink Verification and Validation

            Modeling Standards

                DO-178C/DO-331 Checks


                IEC 61508, ISO 26262, and EN 50128 Checks


                MathWorks Automotive Advisory Board Checks


            Requirements Consistency


        Simulink Control Design


    By Task

        Code Generation Efficiency


 Check optimization settings

You should turn on the following optimization(s):

  • Block reduction
  • Remove code from floating-point to integer conversions that wraps out-of-range values
  • Inline invariant signals
  • The Simulation range checking diagnostic is enabled. Because this diagnostic can increase the time it takes to simulate your model, you should consider turning it off, by setting its value to none.
  • Ignore testpoints when generating code
  • Pass reusable subsystem outputs as individual arguments



  •         Frequency Response Estimation


            Managing Data Store Memory Blocks


            Managing Library Links And Variants


            Model Referencing


     Check root model Inport block specifications

    Your model contains root-level Inport blocks with undefined attributes, such as dimensions, sample time, or data type. If you do not explicitly define these attributes, Simulink will use back-propagation from downstream blocks to assign values to the attributes when updating the model. This can lead to undesired simulation results. To avoid this, fully define the attributes of all of your model's root-level Inport blocks.

    The following root-level Inport blocks have undefined attributes:

    SF105A_MotCurrRegVltgLimr/MotCtrlBrdgVltg

    SF105A_MotCurrRegVltgLimr/MotCtrlCurrMeasLoaMtgtnEna

    SF105A_MotCurrRegVltgLimr/MotCtrlIvtrLoaMtgtnEna

    SF105A_MotCurrRegVltgLimr/MotCtrlDualEcuMotCtrlMtgtnEna

    SF105A_MotCurrRegVltgLimr/MotCtrlMotAgElecDly

    SF105A_MotCurrRegVltgLimr/MotCtrlMotCurrDax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotCurrDaxMax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotCurrDaxCmd

    SF105A_MotCurrRegVltgLimr/MotCtrlMotCurrQax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotCurrQaxCoggCmd

    SF105A_MotCurrRegVltgLimr/MotCtrlMotCurrQaxCmd

    SF105A_MotCurrRegVltgLimr/MotCtrlMotCurrQaxRplCmd

    SF105A_MotCurrRegVltgLimr/MotCtrlMotDampgDax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotDampgQax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotReacncDax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotReacncQax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotIntglGainDax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotIntglGainQax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotPropGainDax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotPropGainQax

    SF105A_MotCurrRegVltgLimr/MotCtrlMotVltgDaxFf

    SF105A_MotCurrRegVltgLimr/MotCtrlMotVltgQaxFf

    SF105A_MotCurrRegVltgLimr/MotCtrlSysSt

    SF105A_MotCurrRegVltgLimr/MotCtrlMotBackEmfVltg

    SF105A_MotCurrRegVltgLimr/MotCtrlMotREstimd

    SF105A_MotCurrRegVltgLimr/MotCtrlMotInduDaxEstimdIvs

    SF105A_MotCurrRegVltgLimr/MotCtrlMotInduQaxEstimdIvs



            Modeling Guidelines for MISRA-C:2004

            Modeling Physical Systems


            Modeling Signals and Parameters using Buses


            Modeling Single-Precision Systems


            Modeling Standards for DO-178C/DO-331


            Modeling Standards for EN 50128


            Modeling Standards for IEC 61508


            Modeling Standards for ISO 26262


     Display model metrics and complexity report

    Display number of elements and name, level, and depth of subsystems for the model or subsystem

    Model metrics information
    Display number of elements for Simulink blocks and Stateflow constructs


    Summary

    Element TypeCount
    Inport240
    Outport104
    SubSystem126


    Simulink

    Block TypeCount
    Inport240
    SubSystem126
    Outport104
    Constant92
    From70
    DataStoreWrite51
    Product45
    Sum39
    DataStoreMemory38
    Goto35
    ActionPort29
    S-Function20
    Merge16
    If14
    DataStoreRead11
    Math6
    RelationalOperator5
    UnaryMinus5
    Demux2
    TriggerPort2
    SignalConversion2
    Mux2
    Logic2
    DataTypeConversion1
    Trigonometry1
    Sqrt1
    ∧ Less

    Model complexity information
    Display name, level, and depth of subsystems


    Maximum Subsystem Depth: 7

    Subsystem Depth

    Subsystem NameLevelDepth
    CopyRight211
    MotCurrRegVltgLimr16
    MotCurrRegVltgLimr/CopyRight221
    MotCurrRegVltgLimr/MotCurrRegVltgLimrInit122
    MotCurrRegVltgLimr/MotCurrRegVltgLimrInit1/CopyRight231
    MotCurrRegVltgLimr/MotCurrRegVltgLimrInit1/MotVltgBrdgLpFil31
    MotCurrRegVltgLimr/MotCurrRegVltgLimrInit1/MotVltgQaxFfLpFil31
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer125
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final34
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/BrdgVltgFiltering43
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/BrdgVltgFiltering/CopyRight151
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/BrdgVltgFiltering/FilLpUpdOutp51
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/BrdgVltgFiltering/If Action Subsystem52
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/BrdgVltgFiltering/If Action Subsystem/CopyRight261
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/BrdgVltgFiltering/If Action Subsystem152
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/BrdgVltgFiltering/If Action Subsystem1/CopyRight261
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/BrdgVltgFiltering/LimStat_f3251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/LimStat_f241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/LimStat_f3241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/PhaAdvCalc43
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/PhaAdvCalc/Add 2 Pi52
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/PhaAdvCalc/Add 2 Pi/CopyRight261
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/PhaAdvCalc/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/PhaAdvCalc/Do Nothing52
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/PhaAdvCalc/Do Nothing/CopyRight261
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/PhaAdvCalc/LimStat_f3251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/PhaAdvCalc/Subtract 2 Pi52
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/PhaAdvCalc/Subtract 2 Pi/CopyRight261
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/VltgCalcFinal42
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/VltgCalcFinal/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/VltgSatnIvsRatioCalc43
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/VltgSatnIvsRatioCalc/CalculateInverse52
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/VltgSatnIvsRatioCalc/CalculateInverse/CopyRight261
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/VltgSatnIvsRatioCalc/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/VltgSatnIvsRatioCalc/If Action Subsystem152
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Calc_Limit_Cmd_Final/VltgSatnIvsRatioCalc/If Action Subsystem1/CopyRight261
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/CopyRight231
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Dax_Vltg_Sum32
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Dax_Vltg_Sum/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc34
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc/Calculate Direct Feedback43
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc/Calculate Direct Feedback/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc/Calculate Direct Feedback/Pass Through52
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc/Calculate Direct Feedback/Pass Through/CopyRight261
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc/Calculate Direct Feedback/Pass Through 152
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc/Calculate Direct Feedback/Pass Through 1/CopyRight261
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc/Zero Direct Feedback42
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/DircFb_VltgCalc/Zero Direct Feedback/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax33
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax/Enumerated Constant41
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax/If Action Subsystem42
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax/If Action Subsystem/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax/If Action Subsystem142
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax/If Action Subsystem1/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax/LimDyn_f3241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax33
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax/Enumerated Constant41
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax/If Action Subsystem42
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax/If Action Subsystem/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax/If Action Subsystem142
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax/If Action Subsystem1/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax/LimDyn_f3241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac33
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem42
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem142
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem1/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem242
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem2/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem342
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem3/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem442
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem4/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem542
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/If Action Subsystem5/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/RateLimDyn_f141
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/RateLimDyn_f241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LOA_ScaFac/RateLimDyn_f341
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LimStat_f131
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LimStat_f331
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LimStat_f3231
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/LimStat_f431
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrCalc_Dax32
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrCalc_Dax/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrCalc_Dax/LimStat_f3241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrorCalc_Qax33
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrorCalc_Qax/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrorCalc_Qax/If Action Subsystem42
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrorCalc_Qax/If Action Subsystem/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrorCalc_Qax/If Action Subsystem142
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrorCalc_Qax/If Action Subsystem1/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_ErrorCalc_Qax/LimStat_f3241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_Pred33
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_Pred/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_Pred/If Action Subsystem242
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_Pred/If Action Subsystem2/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_Pred/If Action Subsystem342
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/MotCurr_Pred/If Action Subsystem3/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Qax_Vltg_Sum33
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Qax_Vltg_Sum/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Qax_Vltg_Sum/FilLpUpdOutp41
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Qax_Vltg_Sum/If Action Subsystem42
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Qax_Vltg_Sum/If Action Subsystem/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Qax_Vltg_Sum/If Action Subsystem142
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/Qax_Vltg_Sum/If Action Subsystem1/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/VltgSatn_AntiWindup33
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/VltgSatn_AntiWindup/CopyRight241
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/VltgSatn_AntiWindup/If Action Subsystem42
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/VltgSatn_AntiWindup/If Action Subsystem/CopyRight251
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/VltgSatn_AntiWindup/If Action Subsystem142
    MotCurrRegVltgLimr/MotCurrRegVltgLimrPer1/VltgSatn_AntiWindup/If Action Subsystem1/CopyRight251
    ∧ Less



     Check for root Inports with missing properties

    Identify Inport blocks in the top-level of the model with missing or inherited sample times, data types, or port dimensions

    Warning
    The following Inport blocks have undefined or inherited sample times, data types or port dimensions

    InportLinkConditions
    1..../MotCtrlBrdgVltgMissing port dimension
    Missing signal data type
    Missing port sample time
    2..../MotCtrlCurrMeasLoaMtgtnEnaMissing port dimension
    Missing signal data type
    Missing port sample time
    3..../MotCtrlIvtrLoaMtgtnEnaMissing port dimension
    Missing signal data type
    Missing port sample time
    4..../MotCtrlDualEcuMotCtrlMtgtnEnaMissing port dimension
    Missing signal data type
    Missing port sample time
    5..../MotCtrlMotAgElecDlyMissing port dimension
    Missing signal data type
    Missing port sample time
    6..../MotCtrlMotCurrDaxMissing port dimension
    Missing signal data type
    Missing port sample time
    7..../MotCtrlMotCurrDaxMaxMissing port dimension
    Missing signal data type
    Missing port sample time
    8..../MotCtrlMotCurrDaxCmdMissing port dimension
    Missing signal data type
    Missing port sample time
    9..../MotCtrlMotCurrQaxMissing port dimension
    Missing signal data type
    Missing port sample time
    10..../MotCtrlMotCurrQaxCoggCmdMissing port dimension
    Missing signal data type
    Missing port sample time
    11..../MotCtrlMotCurrQaxCmdMissing port dimension
    Missing signal data type
    Missing port sample time
    12..../MotCtrlMotCurrQaxRplCmdMissing port dimension
    Missing signal data type
    Missing port sample time
    13..../MotCtrlMotDampgDaxMissing port dimension
    Missing signal data type
    Missing port sample time
    14..../MotCtrlMotDampgQaxMissing port dimension
    Missing signal data type
    Missing port sample time
    15..../MotCtrlMotReacncDaxMissing port dimension
    Missing signal data type
    Missing port sample time
    16..../MotCtrlMotReacncQaxMissing port dimension
    Missing signal data type
    Missing port sample time
    17..../MotCtrlMotIntglGainDaxMissing port dimension
    Missing signal data type
    Missing port sample time
    18..../MotCtrlMotIntglGainQaxMissing port dimension
    Missing signal data type
    Missing port sample time
    19..../MotCtrlMotPropGainDaxMissing port dimension
    Missing signal data type
    Missing port sample time
    20..../MotCtrlMotPropGainQaxMissing port dimension
    Missing signal data type
    Missing port sample time
    21..../MotCtrlMotVltgDaxFfMissing port dimension
    Missing signal data type
    Missing port sample time
    22..../MotCtrlMotVltgQaxFfMissing port dimension
    Missing signal data type
    Missing port sample time
    23SF105A_MotCurrRegVltgLimr/MotCtrlSysStMissing port dimension
    Missing port sample time
    24..../MotCtrlMotBackEmfVltgMissing port dimension
    Missing signal data type
    Missing port sample time
    25..../MotCtrlMotREstimdMissing port dimension
    Missing signal data type
    Missing port sample time
    26..../MotCtrlMotInduDaxEstimdIvsMissing port dimension
    Missing signal data type
    Missing port sample time
    27..../MotCtrlMotInduQaxEstimdIvsMissing port dimension
    Missing signal data type
    Missing port sample time
    ∧ Less


    Recommended Action
    Explicitly define all missing Inport block properties identified in the results
    • Missing port dimension: Model contains Inport blocks with inherited port dimension (-1). Specify port dimension for the listed Inport blocks.
    • Missing signal data type: Model contains Inport blocks with inherited data type. Specify a data type for the listed Inport blocks.
    • Missing port sample time: Model contains Inport blocks with inherited sample time (-1). Specify sample time information for the listed Inport blocks. Note: The sample time of root Inports with bus type must match the sample times specified at the leaf elements of the bus object.


     Check for model objects that do not link to requirements

    Check Simulink blocks and Stateflow objects that do not link to a requirements document

    Warning
    The following blocks do not link to a requirement document:

    ∧ Less
    Recommended Action
    For each object in the list, in the Model Editor, right-click the block, select Requirements, and specify a requirement.



            Modeling Standards for MAAB

                Naming Conventions


     Check subsystem names

    Identify subsystem names that use characters that are not correct in C code.

    See Also

    Warning
    The following subsystem names contain incorrect characters:

    ErrorSubsystem block
    Name contains incorrect characters...../BrdgVltgFiltering/If Action Subsystem
    Name contains incorrect characters...../BrdgVltgFiltering/If Action Subsystem1
    Name contains incorrect characters...../Calc_Limit_Cmd_Final/PhaAdvCalc/Add 2 Pi
    Name contains incorrect characters...../PhaAdvCalc/Do Nothing
    Name contains incorrect characters...../PhaAdvCalc/Subtract 2 Pi
    Name contains incorrect characters...../If Action Subsystem1
    Name contains incorrect characters...../Calculate Direct Feedback
    Name contains incorrect characters...../Calculate Direct Feedback/Pass Through
    Name contains incorrect characters...../Calculate Direct Feedback/Pass Through 1
    Name contains incorrect characters...../DircFb_VltgCalc/Zero Direct Feedback
    Name contains incorrect characters...../Kp_Ki_Ctrl_Dax/If Action Subsystem
    Name contains incorrect characters...../Kp_Ki_Ctrl_Dax/If Action Subsystem1
    Name contains incorrect characters...../Kp_Ki_Ctrl_Qax/If Action Subsystem
    Name contains incorrect characters...../Kp_Ki_Ctrl_Qax/If Action Subsystem1
    Name contains incorrect characters...../LOA_ScaFac/If Action Subsystem
    Name contains incorrect characters...../LOA_ScaFac/If Action Subsystem1
    Name contains incorrect characters...../LOA_ScaFac/If Action Subsystem2
    Name contains incorrect characters...../LOA_ScaFac/If Action Subsystem3
    Name contains incorrect characters...../LOA_ScaFac/If Action Subsystem4
    Name contains incorrect characters...../LOA_ScaFac/If Action Subsystem5
    Name contains incorrect characters...../If Action Subsystem
    Name contains incorrect characters...../If Action Subsystem1
    Name contains incorrect characters...../MotCurr_Pred/If Action Subsystem2
    Name contains incorrect characters...../MotCurr_Pred/If Action Subsystem3
    Name contains incorrect characters...../Qax_Vltg_Sum/If Action Subsystem
    Name contains incorrect characters...../Qax_Vltg_Sum/If Action Subsystem1
    Name contains incorrect characters...../VltgSatn_AntiWindup/If Action Subsystem
    Name contains incorrect characters...../VltgSatn_AntiWindup/If Action Subsystem1
    ∧ Less


    Recommended Action
    Rename the subsystem blocks using correct characters.


     Check port block names

    Identify names of Inport or Outport blocks that use characters that are not correct in C code.

    See Also

    Warning
    The following Inport and Outport block names contain incorrect characters:

    ErrorIncorrect port block
    Name contains incorrect characters...../MotCtrlMotREstimd


    Recommended Action
    Rename the Inport or Outport blocks to use correct characters.



                Model Architecture


     Check for mixing basic blocks and subsystems

    Identify levels in the model that include basic blocks and subsystems. Each level of a model must be designed with blocks of the same level (for example, only subsystems or only basic blocks).

    See Also

    Warning
    The following level(s) in the model include basic blocks and subsystems:

    SystemBlock path
    SF105A_MotCurrRegVltgLimrSF105A_MotCurrRegVltgLimr/CopyRight2
    ..../MotCurrRegVltgLimr..../MotCurrRegVltgLimr/CopyRight2
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/CopyRight2
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/Data Store Read
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/Data Store Read1
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/Data Store Read2
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/Data Store Read3
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/Data Store Write
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/Data Store Write1
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/Data Store Write2
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/Data Store Write3
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/LimStat_f1
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/LimStat_f3
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/LimStat_f32
    ..../MotCurrRegVltgLimrPer1..../MotCurrRegVltgLimrPer1/LimStat_f4
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/Add
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/Constant
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/CopyRight2
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/Data Store Write
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/Data Store Write1
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/Divide
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/LimStat_f2
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/LimStat_f32
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/Math Function
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/Math Function1
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/Product1
    ..../Calc_Limit_Cmd_Final..../Calc_Limit_Cmd_Final/Sqrt
    ..../Calc_Limit_Cmd_Final/BrdgVltgFiltering..../BrdgVltgFiltering/CopyRight1
    ..../Calc_Limit_Cmd_Final/BrdgVltgFiltering..../BrdgVltgFiltering/Data Store Write
    ..../Calc_Limit_Cmd_Final/BrdgVltgFiltering..../BrdgVltgFiltering/FilLpUpdOutp
    ..../Calc_Limit_Cmd_Final/BrdgVltgFiltering..../BrdgVltgFiltering/LimStat_f32
    ..../Calc_Limit_Cmd_Final/BrdgVltgFiltering..../BrdgVltgFiltering/k_MtrVel_Offset1
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../Calc_Limit_Cmd_Final/PhaAdvCalc/Add3
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../Calc_Limit_Cmd_Final/PhaAdvCalc/Constant
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../PhaAdvCalc/Constant1
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../PhaAdvCalc/Constant2
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../PhaAdvCalc/CopyRight2
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../PhaAdvCalc/Data Store Write2
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../PhaAdvCalc/LimStat_f32
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../Calc_Limit_Cmd_Final/PhaAdvCalc/Product
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../PhaAdvCalc/Relational Operator
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../PhaAdvCalc/Relational Operator1
    ..../Calc_Limit_Cmd_Final/PhaAdvCalc..../Calc_Limit_Cmd_Final/PhaAdvCalc/atan2
    ..../VltgSatnIvsRatioCalc..../VltgSatnIvsRatioCalc/Constant
    ..../VltgSatnIvsRatioCalc..../VltgSatnIvsRatioCalc/Constant1
    ..../VltgSatnIvsRatioCalc..../VltgSatnIvsRatioCalc/CopyRight2
    ..../VltgSatnIvsRatioCalc..../VltgSatnIvsRatioCalc/Data Store Write
    ..../VltgSatnIvsRatioCalc..../VltgSatnIvsRatioCalc/Data Store Write2
    ..../VltgSatnIvsRatioCalc..../VltgSatnIvsRatioCalc/Divide
    ..../VltgSatnIvsRatioCalc..../VltgSatnIvsRatioCalc/Relational Operator
    ..../MotCurrRegVltgLimrPer1/DircFb_VltgCalc..../DircFb_VltgCalc/Constant3
    ..../MotCurrRegVltgLimrPer1/DircFb_VltgCalc..../DircFb_VltgCalc/Constant6
    ..../MotCurrRegVltgLimrPer1/DircFb_VltgCalc..../DircFb_VltgCalc/CopyRight2
    ..../MotCurrRegVltgLimrPer1/DircFb_VltgCalc..../DircFb_VltgCalc/Data Store Write
    ..../MotCurrRegVltgLimrPer1/DircFb_VltgCalc..../DircFb_VltgCalc/Data Store Write1
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Constant1
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Constant2
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Constant4
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/CopyRight2
    ..../Calculate Direct Feedback..../Data Store Write
    ..../Calculate Direct Feedback..../Data Store Write1
    ..../Calculate Direct Feedback..../Data Store Write2
    ..../Calculate Direct Feedback..../Data Store Write3
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Product1
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Product3
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Product4
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Product5
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Product6
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Product7
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Subtract
    ..../Calculate Direct Feedback..../Calculate Direct Feedback/Subtract1
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Add
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Constant
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Constant1
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Constant2
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Constant3
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/CopyRight2
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Data Store Read1
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Data Store Write1
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Data Store Write2
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Data Store Write3
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Enumerated Constant
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/LimDyn_f32
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Max_f32
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Min_f32
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Product1
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Product2
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Relational Operator
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Dax..../Kp_Ki_Ctrl_Dax/Unary Minus
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Add
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Constant
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Constant1
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Constant2
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Constant3
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/CopyRight2
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Data Store Read1
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Data Store Write
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Data Store Write1
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Data Store Write2
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Enumerated Constant
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/LimDyn_f32
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Max_f32
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Min_f32
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Product1
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Product2
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Relational Operator
    ..../MotCurrRegVltgLimrPer1/Kp_Ki_Ctrl_Qax..../Kp_Ki_Ctrl_Qax/Unary Minus
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Constant
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Constant1
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Constant2
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Constant3
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Constant4
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Constant5
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Constant6
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Constant7
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Constant8
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/CopyRight2
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/RateLimDyn_f1
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/RateLimDyn_f2
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/RateLimDyn_f3
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Unary Minus
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Unary Minus1
    ..../MotCurrRegVltgLimrPer1/LOA_ScaFac..../LOA_ScaFac/Unary Minus2
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/Add
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/Add1
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/Constant
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/CopyRight2
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/Data Store Write
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/Data Store Write1
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/LimStat_f32
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/Product1
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/Product4
    ..../MotCurr_ErrorCalc_Qax..../MotCurr_ErrorCalc_Qax/Subtract
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurrRegVltgLimrPer1/MotCurr_Pred/Add
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurrRegVltgLimrPer1/MotCurr_Pred/Add1
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurrRegVltgLimrPer1/MotCurr_Pred/Add2
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurrRegVltgLimrPer1/MotCurr_Pred/Add3
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurrRegVltgLimrPer1/MotCurr_Pred/Add4
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/CopyRight2
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/D_SQRT3OVR2_ULS2
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/D_SQRT3OVR2_ULS3
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/Product1
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/Product2
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/Product3
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/Product5
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/Product6
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/Product7
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/Product8
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/Product9
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/k_MtrVel_Offset1
    ..../MotCurrRegVltgLimrPer1/MotCurr_Pred..../MotCurr_Pred/k_MtrVel_Offset6
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum/Add
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum/Add1
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/CopyRight2
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/Data Store Write
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/Data Store Write1
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/Data Store Write2
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/FilLpUpdOutp
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/Logical Operator
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/Logical Operator1
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/Product
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/k_MtrVel_Offset1
    ..../MotCurrRegVltgLimrPer1/Qax_Vltg_Sum..../Qax_Vltg_Sum/k_MtrVel_Offset9
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Add
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Add1
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Constant
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Constant1
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Constant2
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Constant3
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Constant4
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Constant5
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/CopyRight2
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Data Store Write3
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Data Store Write4
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Math Function
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Product
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Product1
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Product2
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Product3
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Subtract
    ..../VltgSatn_AntiWindup..../VltgSatn_AntiWindup/Subtract1
    ∧ Less


    Recommended Action
    If possible, replace blocks at the identified level of the model hierarchy with basic blocks. Move nonvirtual blocks into the identified subsystem.



                Model Configuration Options

                Simulink


     Check for Simulink diagrams using nonstandard display attributes

    Identify nonstandard display attributes in Simulink diagrams.

    See Also

    _________________________________________________________________________________________

    Check format settings
    Identify incorrect model-level format options.

    Warning
    The following format display options are incorrect.

    Display AttributeRecommended ValueActual Value
    Display > Signals & Ports > Wide Nonscalar Linesonoff
    View > Model Browser Options > Model Browseroffon
    Display > Library Links > Allnonedisabled


    Recommended Action
    Set the format options to the recommended value.
    _________________________________________________________________________________________

    Check block colors
    Identify blocks using nonstandard colors.

    Warning
    The following blocks use nonstandard colors:

    Recommended Action
    Set the block foreground color to black and the background color to white.
    _________________________________________________________________________________________

    Check canvas colors
    Identify canvases that are not white.

    Passed
    All diagrams use a white canvas.
    _________________________________________________________________________________________

    Check diagram zoom
    Identify diagrams that do not have zoom factor set to 100 %.

    Warning
    The following diagrams do not have zoom factor set to 100 percent:

    ∧ Less
    Recommended Action
    For each listed diagram, select View > Zoom > Normal View (100%).


     Check font formatting

    Identify inconsistent formatting of text.

    See Also

    Warning
    Font formatting is not consistent.

    The following font characteristics are used in the model/subsystem. Font characteristics are sorted by number of occurrences. The most common characteristics are bold.
    Font NameFont SizeFont Style

    Helvetica
    Arial

    10
    14

    normal



    Recommended Action
    To have consistent font formatting, click Modify All Fonts to apply the font formatting selected in the input parameters above to all objects.

    Input Parameters Selection
    NameValue
    Font NameCommon
    Font SizeCommon
    Font StyleCommon


     Check positioning and configuration of ports

    Identify input and output ports with incorrect positioning and configurations.

    See Also

    _________________________________________________________________________________________

    Check Inport blocks position
    Identify Inport blocks that result in left-flowing signals.

    Passed
    There are no Inport blocks in the model that result in left-flowing signals.
    _________________________________________________________________________________________

    Check Outport block position
    Identify Outport blocks that result in left-flowing signals.

    Passed
    There are no Outport blocks in the model that result in left-flowing signals.
    _________________________________________________________________________________________

    Check port orientation
    Identify port blocks with nondefault orientation.

    Passed
    All ports use the default orientation.
    _________________________________________________________________________________________

    Check for duplicate Inports blocks
    Identify duplicate Inport blocks.

    Passed
    All Inport blocks in the model are used once.


     Check visibility of block port names

    Identify port block names that are not uniformly displayed. The block names must all be displayed or none displayed. Library blocks are an exception to this rule. This check ignores masked and subsystem blocks.

    See Also

    _________________________________________________________________________________________

    Check for incorrect port name display
    Identify ports that are incorrectly displaying names.

    Passed
    Subsystem blocks are correctly displayed.
    _________________________________________________________________________________________

    Check for incorrect subsystem port name display
    Identify subsystems that are incorrectly displaying names.

    Passed
    Subsystem blocks are correctly displayed.

    Input Parameters Selection
    NameValue
    Display all port names (Diagram > Format > Show Block Name).true


     Check the display attributes of block names

    Identify whether to display block names.

    See Also

    _________________________________________________________________________________________

    Check for blocks with hidden names and obvious function
    Identify block names that are displayed but can be hidden due to obvious behavior.

    Passed
    All blocks with obvious behavior have hidden names.
    _________________________________________________________________________________________

    Check for non-descriptive displayed block names
    Identify block names that are displayed but should be hidden due to a lack of a descriptive name.

    Passed
    All displayed names provide descriptive information.
    _________________________________________________________________________________________

    Check for missing block names
    Identify block names that are hidden but should be displayed to show a descriptive name.

    Warning
    The following blocks have descriptive names, however, the names are hidden:

    ∧ Less
    Recommended Action
    Modify the blocks to show the block name (Diagram > Format > Show Block Name).


     Check position of Trigger and Enable blocks

    Identify Trigger and Enable blocks that are not centered in the upper third of the model diagram.

    See Also

    Warning
    The following Trigger and Enable blocks are not centered in the upper third of the model diagram:∧ Less
    Recommended Action
    Move the above Trigger or Enable blocks such that it is centered in the upper third of the model diagram.


     Check for nondefault block attributes

    Identify blocks that use and fail to display nondefault values.

    See Also

    Warning
    The following blocks use and fail to display nondefault values:

    BlockParameterExpected ValueActual Value
    ..../VltgSatnIvsRatioCalc/Constant1SampleTimeinf-1
    ..../MotCurr_Pred/D_SQRT3OVR2_ULS2SampleTimeinf-1
    ..../MotCurr_Pred/D_SQRT3OVR2_ULS3SampleTimeinf-1
    ..../MotCurr_Pred/k_MtrVel_Offset1VectorParams1Donoff


    Recommended Action
    For the above blocks, display the nondefault value using the Block Annotation pane of the Block Properties dialog box.


     Check signal line labels

    Identify blocks that require labeled signals. A subset of source and destination blocks require labeled signals.

    See Also

    _________________________________________________________________________________________

    Check source block labels
    The following source blocks require labeled signals; Inport, From, Data Store Read, Constant, Bus Selector, Demux, Selector. If the signal name is visible on the block, this rule is considered met.

    Warning
    The following signals have no label:

    ∧ Less
    Recommended Action
    Add a new or propagated label to the signal line.
    _________________________________________________________________________________________

    Check destination block labels
    The following destination blocks require labeled signals; Outport, Goto, Data Store Write, Bus Creator, Mux, Subsystem, Chart. If the signal name is visible on the source block, this rule is considered met.

    Warning
    The following signals have no label:

    ∧ Less
    Recommended Action
    Add a new or propagated label to the signal line.


     Check for propagated signal labels

    Identify propagated labels on signal lines.

    See Also

    _________________________________________________________________________________________

    Check subsystem input labels
    Identify subsystem inputs that are labeled and display propagated signals.

    Passed
    All inputs to the subsystem have labels and display propagated signals.
    _________________________________________________________________________________________

    Check subsystem output labels
    Identify outputs from subsystems that are labeled and display signal propagation.

    Passed
    All outputs from the subsystem have labels and display propagated signals.
    _________________________________________________________________________________________

    Signal propagation for nonsubsystem blocks
    Identify the signal propagation status for both transformative and nontransformative blocks.

    Passed
    All outputs from non subsystem blocks correctly use labels and display propagated signals.



                Stateflow


     Check usage of exclusive and default states in state machines

    Identify Stateflow charts and substates that incorrectly use or define exclusive and default states.
    Note: This check does not support charts that use MATLAB as the action language.

    See Also

    _________________________________________________________________________________________

    Check Stateflow charts for exclusive states
    Identify Stateflow charts that have singular exclusive (OR) states.

    Passed
    The Stateflow charts do not have singular exclusive (OR) states.
    _________________________________________________________________________________________

    Check Stateflow charts for undefined default states
    Identify Stateflow charts that do not define default states.

    Passed
    Each Stateflow chart defines a default state.
    _________________________________________________________________________________________

    Check for multiple states assigned as the default state
    At the root level in the Stateflow hierarchy only one state should be assigned as the default.

    Passed
    The root level of the chart has only one default state assigned.
    _________________________________________________________________________________________

    Check for substates with singular OR states
    States configured as OR should always be part of a group of states.

    Passed
    No singular OR states were detected.
    _________________________________________________________________________________________

    Check for substates without default states defined
    At every level in the Stateflow hierarchy a default state should be assigned.

    Passed
    All substates have default states assigned.
    _________________________________________________________________________________________

    Check for substates with multiple default states defined
    At every level in the Stateflow hierarchy only one state should be assigned as the default.

    Passed
    All levels of the chart have only one default state assigned.


     Check transition orientations in flowcharts

    Identify transitions in Stateflow flowcharts that are drawn incorrectly.

    See Also

    _________________________________________________________________________________________

    Check for conditions drawn vertically
    Condition expressions should be drawn on the horizontal segments of flowcharts.

    Passed
    All conditions expressions were drawn horizontally.
    _________________________________________________________________________________________

    Check for action transitions drawn vertically
    Transition actions should be drawn on the vertical segments of flowcharts.

    Passed
    All transitions actions where drawn vertically.
    _________________________________________________________________________________________

    Check for junctions for default transitions
    All Junctions in a flow chart should have a default exit transition.

    Passed
    All Junctions have a default exit transition.
    _________________________________________________________________________________________

    Check for transitions that combine condition and action
    Flowcharts should not combine condition evaluations and action expressions in a single transition.

    Passed
    No combined expressions where found in the chart.



                MATLAB Functions


            Requirements Consistency Checking


            Simulation Accuracy


            Simulation Runtime Accuracy Diagnostics


     Check if Read/Write diagnostics are enabled for Data Store blocks

    Note: These runtime diagnostics may slow down simulation considerably. You should set them back to Disable all once you have verified that they do not cause any warnings or errors during simulation.



            Simulink Model File Integrity

            Upgrading to the Current Simulink Version